



ST7522

## 17 x 96 Dot Matrix LCD Controller/Driver

## **OVERVIEW**

The ST7522 family of dot matrix LCD drivers are designed for the display of characters and graphics. The drivers generate LCD drive signals derived from bit mapped data stored in an internal RAM.

The drivers are available in two configurations
The ST7522 family drivers incorporate innovative
circuit design strategies to achieve very low power
dissipation at a wide range of operating voltages.
These features give the designer a flexible means of
implementing small to medium size LCD displays for
compact, low power systems.

The ST7522 which is able to drive 1 line of 6 Chinese characters or 2 lines of 12 Chinese characters each line

with two ST7522.

## **FEATURES**

- Fast 8-bit MPU interface compatible with 80- and 68- family microcomputers and serial interface
- Clock synchronous serial interface
- Many command set
  Display data Read/Write, display ON/OFF,
  Normal/Reverse display mode, page address set,
  column address set, status read, display all
  points ON/OFF, LCD bias set, electronic volume,
  read/modify/write, segment driver direction select,
  power saver, static indicator, adjustable OSC
  frequency, booster input voltage select, follower
  input voltage and amplified ratio selectable
- 4 static indicator and 96 icon available
- Total 118 (segment + common + static) drive sets
- Wide range of supply voltages
   VDD Vss: 2.7 to 5.5 V

VDD - V5 : 3.5 to 7.0 V **VDD - VCAP3** : **3.5** to **7.0 V** 

- Low-power CMOS
- 64 level digital contrast control

| Product | Clock fre                        | equency | Number | Number | Bias    | Duty      |  |
|---------|----------------------------------|---------|--------|--------|---------|-----------|--|
| name    | name On-Chip E                   |         | of COM | of SEG | Dias    | Duty      |  |
| ST7522D | 1.2KHz,2.4KHz<br>(When VDD=3.0V) | 2.8KHz  | 17     | 96     | 1/5,1/6 | 1/17,1/33 |  |

Ver 1.0c 1/45 2002/07/10

| ST7522 Serial Specification Revision History |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|----------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Version                                      | Date       | Description                                                                                                                                                                                                                                  |  |  |  |  |  |
| 1.0                                          | 2002/01/30 | New specification version                                                                                                                                                                                                                    |  |  |  |  |  |
| 1.0a                                         | 2002/02/20 | Modify cover page's product name                                                                                                                                                                                                             |  |  |  |  |  |
| 1.0b                                         | 2002/03/18 | Adding FR frequency for "OSC frequency set" command                                                                                                                                                                                          |  |  |  |  |  |
| 1.0c                                         | 2002/07/10 | <ol> <li>Adding "Slave chip notice" in application circuit</li> <li>Adding "Software example"</li> <li>Adding "Follower-contrast curve"</li> <li>Adding "Master mode application circuit"</li> <li>Adding "I/O pad configuration"</li> </ol> |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                              |            |                                                                                                                                                                                                                                              |  |  |  |  |  |

## **BLOCK DIAGRAM**



## PAD ARRANGEMENT

Chip specifications of AL pad package Chip size: 3720 µm x 5040 µm Minimum pad pitch: 110µm Pad size: 90µm X 90µm



Substrate connect to VDD.

## **PAD CENTER COORDINATES**

(chip size : 3720 μm x 5040 μm)

| Pad      |              |                | υ μιτι 2 |                |  |
|----------|--------------|----------------|----------|----------------|--|
| No.      | Master       |                | Х        | Υ              |  |
| 1        |              | SEG73          | -1745    | 2405           |  |
| 2        |              | SEG72          |          | 2275           |  |
| 3        |              | SEG71          |          | 2155           |  |
| 4        |              | SEG70          |          | 2035           |  |
| 5        | SEG52        |                |          | 1925           |  |
| 6        | SEG51        | SEG68          | -1745    | 1815           |  |
| 7        |              | SEG67          | -1745    | 1705           |  |
| 8        |              | SEG66          |          | 1595           |  |
| 9        |              | SEG65          |          | 1485           |  |
| 10       |              | SEG64          |          | 1375           |  |
| 11       |              |                |          | 1265           |  |
| 12       |              | SEG63<br>SEG62 |          | 1155           |  |
| 13       |              | SEG61          |          |                |  |
|          |              |                |          | 1045           |  |
| 14       | SEG43        |                |          | 935            |  |
| 15       | SEG42        |                |          | 825            |  |
| 16       | SEG41        |                |          | 715            |  |
| 17       |              | SEG57          |          | 605            |  |
| 18       |              | SEG56          |          | 495            |  |
| 19       |              | SEG55          |          | 385            |  |
| 20       |              | SEG54          |          | 275            |  |
| 21       | SEG36        | SEG53          |          | 165            |  |
| 22       | SEG35        |                |          | 55             |  |
| 23       | SEG34        | SEG51          | -1745    | -55            |  |
| 24       | SEG33        | SEG50          | -1745    | -165           |  |
| 25       | SEG32        | SEG49          | -1745    | -275           |  |
| 26       | SEG31        | SEG48          | -1745    | -385           |  |
| 27       | SEG30        | SEG47          | -1745    | -495           |  |
| 28       | SEG29        | SEG46          | -1745    | -605           |  |
| 29       | SEG28        | SEG45          | -1745    | -715           |  |
| 30       | SEG27        | SEG44          |          | -825           |  |
| 31       | SEG26        | SEG43          | -1745    | -935           |  |
| 32       | SEG25        | SEG42          | -1745    | -1045          |  |
| 33       |              | SEG41          |          | -1155          |  |
| 34       | SEG23        | SEG40          | -1745    | -1265          |  |
| 35       |              | SEG39          |          |                |  |
| 36       | SEG21        | SEG38          |          | -1485          |  |
| 37       | SEG20        | SEG37          | -1745    | -1595          |  |
| 38       | SEG19        |                | -1745    | -1705          |  |
| 39       | SEG18        |                |          | -1815          |  |
| 40       | SEG17        | SEG34          |          | -1925          |  |
| 41       | SEG16        |                |          | -2035          |  |
| 42       | SEG15        |                | -1745    | -2155          |  |
| 43       | SEG14        | SEG31          | -1745    | -2275          |  |
| 44       | SEG13        | SEG30          | -1745    | -2405          |  |
| 45       | SEG12        | SEG29          | -1615    | -2405          |  |
| 46       | SEG12        | SEG28          | -1495    | -2405          |  |
| 47       | SEG10        | SEG27          | -1375    | -2405          |  |
|          |              |                |          |                |  |
| 48<br>49 | SEG9<br>SEG8 | SEG26<br>SEG25 | -1265    | -2405<br>-2405 |  |
| 49       | SEGO         | SEG25          | -1155    | -2405          |  |

| <u>m)</u> |        |               |       |           |
|-----------|--------|---------------|-------|-----------|
| Pad       | Pin N  | lame          | Х     | Υ         |
| No.       | Master | Slave         | - 1   | •         |
| 50        | SEG7   | SEG24         | -1045 | -2405     |
| 51        | SEG6   | SEG23         | -935  | -2405     |
| 52        | SEG5   | SEG22         | -825  | -2405     |
| 53        | SEG4   | SEG21         | -715  | -2405     |
| 54        | SEG3   | SEG20         | -605  | -2405     |
| 55        | SEG2   | SEG19         | -495  | -2405     |
| 56        | SEG1   | SEG18         | -385  | -2405     |
| 57        | SEG0   | SEG17         | -275  | -2405     |
| 58        | COMI   | SEG16         | -165  | -2405     |
| 59        | COM15  | SEG15         | -55   | -2405     |
| 60        | COM14  | SEG14         | 55    | -2405     |
| 61        | COM13  | SEG13         | 165   | -2405     |
| 62        | COM12  | SEG12         | 275   | -2405     |
| 63        | COM11  | SEG11         | 385   | -2405     |
| 64        | COM10  | SEG10         | 495   | -2405     |
| 65        | COM9   | SEG9          | 605   | -2405     |
| 66        | COM8   | SEG8          | 715   | -2405     |
| 67        | COM7   | SEG7          | 825   | -2405     |
| 68        | COM6   | SEG6          | 935   | -2405     |
| 69        | COM5   | SEG5          | 1045  | -2405     |
| 70        | COM4   | SEG4          | 1155  | -2405     |
| 71        | COM3   | SEG3          | 1265  | -2405     |
| 72        | COM2   | SEG2          | 1375  | -2405     |
| 73        | COM1   | SEG1          | 1495  | -2405     |
| 74        | COM0   | SEG0          | 1615  | -2405     |
| 75        | CO     |               | 1745  | -2405     |
| 76        | S      |               | 1745  | -2275     |
| 77        |        | 2             | 1745  | -2155     |
| 78        | _      | <u>-</u><br>3 | 1745  | -2035     |
| 79        |        | 34            | 1745  | -1925     |
| 80        |        | /S            | 1745  | -1815     |
| 81        |        | ;L            | 1745  | -1705     |
| 82        |        | SS            | 1745  | -1595     |
| 83        |        | 0             | 1745  | -1485     |
| 84        |        | )1            | 1745  | -1375     |
| 85        |        | )2            | 1745  | -1265     |
| 86        |        | 3             | 1745  | -1155     |
| 87        |        | )4            | 1745  | -1045     |
| 88        |        | )5            | 1745  | -935      |
| 89        |        | )6            | 1745  | -825      |
| 90        |        | 7             | 1745  | -715      |
| 91        |        | S1            | 1745  | -605      |
| 92        |        | S2            | 1745  | -495      |
| 93        |        | RD)           | 1745  | -385      |
| 94        | ,      | (D)           | 1745  | -275      |
| 95        |        | W             | 1745  | -165      |
|           |        | DD            | 1745  |           |
| 96        |        | 86            |       | -55<br>55 |
| 97        |        |               | 1745  | 55<br>165 |
| 98        | l Ki   | ES            | 1745  | 165       |

| ъ.  | B: -             |            |                |      |
|-----|------------------|------------|----------------|------|
| Pad |                  | Name       | Х              | Υ    |
| No. | Master Slave CLS |            | 4745           | 075  |
| 99  | 1                |            | 1745           | 275  |
| 100 |                  | R          | 1745           | 385  |
| 101 | V1<br>V4         |            | 1745           | 495  |
| 102 |                  |            | 1745           | 605  |
| 103 |                  | <b>′</b> 3 | 1745           | 715  |
| 104 |                  | /S         | 1745           | 825  |
| 105 |                  | <b>/</b> 5 | 1745           | 935  |
| 106 |                  | /2         | 1745           | 1045 |
| 107 |                  | P1         | 1745           | 1155 |
| 108 |                  | P2         | 1745           | 1265 |
| 109 |                  | NP3        | 1745           | 1375 |
| 110 | SEG95            |            | 1745           | 1485 |
| 111 | SEG94            | COM1       | 1745           | 1595 |
| 112 | SEG93            | COM2       | 1745           | 1705 |
| 113 | SEG92            | COM3       | 1745           | 1815 |
| 114 | SEG91            | COM4       | 1745           | 1925 |
| 115 | SEG90            | COM5       | 1745           | 2035 |
| 116 | SEG89            | COM6       | 1745           | 2155 |
| 117 | SEG88            | COM7       | 1745           | 2275 |
| 118 | SEG87            | COM8       | 1745           | 2405 |
| 119 | SEG86            | COM9       | 1615           | 2405 |
| 120 | SEG85            | COM10      | 1495           | 2405 |
| 121 | SEG84            | COM11      | 1375           | 2405 |
| 122 | SEG83            | COM12      | 1265           | 2405 |
| 123 | SEG82            | COM13      | 1155           | 2405 |
| 124 | SEG81            | COM14      | 1045           | 2405 |
| 125 | SEG80            | COM15      | 935            | 2405 |
| 126 | SEG79            | COMI       | 825            | 2405 |
| 127 | SEG78            | SEG95      | 715            | 2405 |
| 128 | SEG77            | SEG94      | 605            | 2405 |
| 129 | SEG76            | SEG93      | 495            | 2405 |
| 130 | SEG75            | SEG92      | 385            | 2405 |
| 131 | SEG74            | SEG91      | 275            | 2405 |
| 132 | SEG73            | SEG90      | 165            | 2405 |
| 133 | SEG72            | SEG89      | 55             | 2405 |
| 134 | SEG71            | SEG88      | -55            | 2405 |
| 135 | SEG70            | SEG87      | -165           | 2405 |
| 136 | SEG69            | SEG86      | -275           | 2405 |
| 137 | SEG68            | SEG85      | -385           | 2405 |
| 138 | SEG67            | SEG84      | -495           | 2405 |
| 139 | SEG66            | SEG83      | -605           | 2405 |
| 140 | SEG65            | SEG82      | -715           | 2405 |
| 141 | SEG64            | SEG81      | -825           | 2405 |
| 142 | SEG63            | SEG80      | -935           | 2405 |
| 143 | SEG62            | SEG79      | -1045          | 2405 |
| 144 | SEG62            | SEG79      | -1045          | 2405 |
| 144 |                  | SEG78      |                | 2405 |
| 145 | SEG60<br>SEG59   | SEG77      | -1265<br>-1375 | 2405 |
|     |                  |            |                |      |
| 147 | SEG58            | SEG75      | -1495          | 2405 |
| 148 | SEG57            | SEG74      | -1615          | 2405 |

## **PIN DESCRIPTION**

(1) Power Pins

| Name   | I/O | Description                                                                                                                                                                                                                                                                    |
|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD    | -   | Connected to the +5V 0r +3V dc power. Common to the Vcc MPU power pin.                                                                                                                                                                                                         |
| Vss    | -   | 0V dc pin connected to the system ground.                                                                                                                                                                                                                                      |
| CAP1~3 | -   | Capacitor connector pin for voltage booster                                                                                                                                                                                                                                    |
| V1~V5  |     | Multi-level power supplies for LCD driving. The voltage determined for each liquid crystal cell is divided by resistance or it is converted in impedance by the op amp, and supplied. These voltages must satisfy the following: $VDD \geq V1 \geq V2 \geq V3 \geq V4 \geq V5$ |

(2) System Bus Connection Pins

| Name                            | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7 to D0<br>SI (D7)<br>SCL (D6) | I/O | The 8-bit bidirectional data buses to be connected to the 8- or 16- bit standard MCU Data busses.  When the serial interface is selected then D7 act as serial data input terminal and D6 act as serial clock input terminal. D5 ~ D0 become high impedance.                                                                                                                                                                              |
| A0                              | I   | Usually connected to the low-order bit of the MPU address bus and used to identify the data or a command.  A0=0: DO to D7 are display control data.  A0=1: DO to D7 are display data.                                                                                                                                                                                                                                                     |
| CLS                             | I   | CLS=1 : internal oscillator enable                                                                                                                                                                                                                                                                                                                                                                                                        |
| RES                             | Ι   | Input low active. System reset.                                                                                                                                                                                                                                                                                                                                                                                                           |
| C86                             | I   | High level: 68-series MPU interface Low level: 80-series MPU interface                                                                                                                                                                                                                                                                                                                                                                    |
| P/S                             | I   | This pin select the parallel / serial data input method. $P/S = 1$ : parallel, $P/S = 0$ : serial.                                                                                                                                                                                                                                                                                                                                        |
| —<br>CS1, CS2                   | ı   | Input. When CS1 = 0 and CS2 = 1 the chip select become active                                                                                                                                                                                                                                                                                                                                                                             |
| E(RD)                           | I   | <ul> <li>If the 68-series MPU is connected:         <ul> <li>Input. Active high.</li> <li>Used as an enable clock input of the 68-series MPU.</li> </ul> </li> <li>If the 80-series MPU is connected:         <ul> <li>Input. Active low.</li> </ul> </li> <li>The RD signal of the 80-series MPU is entered in this pin. When this signal is kept low, the ST7522 data bus is in the output status.</li> </ul>                           |
| R/W (WR)                        | I   | <ul> <li>If the 68-series MPU is connected:         <ul> <li>Input.</li> <li>Used as an input pin of read control signals (if R/W is high) or write control signals (if low).</li> </ul> </li> <li>If the 80-series MPU is connected:         <ul> <li>Input. Active low.</li> <li>The WR signal of the 80-series MPU is entered in this pin. A signal on the data bus is fetched at the rising edge of WR signal.</li> </ul> </li> </ul> |

(3) LCD Driver Circuit Signals

| (3) LCD Driver Cit<br>Name | I/O | Description                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  |                                                                 |               |         |                  |                   |                     |
|----------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------|---------------|---------|------------------|-------------------|---------------------|
| CL                         | I/O | Input/output.  I/O selection  M/S = "H" & CLS = "H" : Output  M/S = "L" & CLS = "H" : Input  M/S = "X" & CLS = "L" : Input  This is a display data latch signal to count up the line counter and common counter at each signal falling and rising edges. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  |                                                                 |               |         |                  |                   |                     |
| SEGn                       | 0   | Output.<br>A single leve<br>V5 is selecte                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  | of display RA                                                   | \М сс         | ontents | anc              | d FR sig          | nal.                |
| COMn                       | 0   | is selected by                                                                                                                                                                                                                                           | Output.  The output pin for LCD common (row) driving. A single level of VDD, V1, V4 and V5 is selected by the combination of common counter output and FR signal. The lave LSI has the reverse common output scan sequence than the master LSI.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  |                                                                 |               |         |                  |                   |                     |
| СОМІ                       | 0   | Output. ICON                                                                                                                                                                                                                                             | l common s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | signals(or                       | nly use with SI                                                 | EGn)          |         |                  |                   |                     |
| FR                         | I/O | I/O selection  M/S = "H                                                                                                                                                                                                                                  | This is the liquid crystal alternating current signal I/O terminal I/O selection  • M/S = "H" : Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                  |                                                                 |               |         |                  |                   |                     |
| COMS                       | 0   | Output. Station                                                                                                                                                                                                                                          | c scan line(                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | only use v                       | with S1~S4)                                                     |               |         |                  |                   |                     |
| S1~S4                      | 0   | Output. Station                                                                                                                                                                                                                                          | c data (only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | use with                         | COMS)                                                           |               |         |                  |                   |                     |
|                            |     | Connected to the slave LS The slave dr                                                                                                                                                                                                                   | o VDD (to solve) operation in the contract of | elect the<br>mode).<br>e reverse | n select pin for<br>master LSI o<br>e common/ s<br>onvenience o | opera<br>egme | ent out | od<br>put<br>LCI | scan s<br>D layou | equence<br>t.       |
| M/S                        | ı   | M/S                                                                                                                                                                                                                                                      | Operating<br>Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FR                               | CL                                                              | V1            | ~V5     |                  | ower<br>upply     | Internal oscillator |
|                            |     | High                                                                                                                                                                                                                                                     | Master                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Output                           | See CLS                                                         | C             | On      |                  | On                | See CLS             |
|                            |     | Low                                                                                                                                                                                                                                                      | Slave                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input                            | Input                                                           |               | Off     |                  | Off               | Off                 |
|                            |     | M/S                                                                                                                                                                                                                                                      | COM0~C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                  | SEG0~SEG                                                        |               | COM     |                  | COMS              | S1~S4               |
|                            |     | High                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  | Pad 5                                                           | — Pad 75      |         | Pad<br>76~79     |                   |                     |
|                            |     | Low                                                                                                                                                                                                                                                      | Pad 110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 725                              | Pad 74~12                                                       | 27            | Pad 12  | 26               |                   |                     |

## **DESCRIPTION OF FUNCTIONS**

# The MPU Interface Selecting the Interface Type

With the ST7522 Series chips, data transfers are done through an 8-bit bi-directional data bus (D7 to D0) or through

a serial data input (SI). Through selecting the P/S terminal polarity to the "H" or "L" it is possible to select either parallel data input or serial data input as shown in Table 1.

Table 1

| P/S               | CS1 | CS2 | Α0 | RD         | WR         | C86        | D7 | D6  | D5~D0      |
|-------------------|-----|-----|----|------------|------------|------------|----|-----|------------|
| H: Parallel Input | CS1 | CS2 | A0 | RD         | WR         | C86        | D7 | D6  | D5~D0      |
| L: Serial Input   | CS1 | CS2 | A0 | High level | High level | High level | SI | SCL | High level |

## The Parallel Interface

When the parallel interface has been selected (P/S ="H"), then it is possible to connect directly to either an

8080-system MPU or a 6800 Series MPU (as shown in Table 2) by selecting the C86 terminal to either "H" or to "L".

Table 2

| C86                    | CS1 | CS2 | Α0 |   | WR      | D7~D0 |
|------------------------|-----|-----|----|---|---------|-------|
| H: 6800 Series MPU Bus | CS1 | CS2 | A0 | E | R/W     | D7~D0 |
| L: 8080 MPU Bus        | CS1 | CS2 | A0 |   | —<br>WR | D7~D0 |

Moreover, data bus signals are recognized by a combination of A0,  $\overline{RD}$  (E),  $\overline{WR}$ (R/W) signals, as show in Table 3.

Table 3

| Shared | 6800 Series | Series 8080 Series |         |                              |  |  |
|--------|-------------|--------------------|---------|------------------------------|--|--|
| A0     | R/W         |                    | —<br>WR | Function                     |  |  |
| 1      | 1           | 0                  | 1       | Reads the display data       |  |  |
| 1      | 0           | 1                  | 0       | Writes the display data      |  |  |
| 0      | 1           | 0                  | 1       | Status read                  |  |  |
| 0      | 0           | 1                  | 0       | Write control data (command) |  |  |

### The Serial Interface

When the serial interface has been selected (P/S = "L") then when the chip is in active state (CS1 = "L" and CS2 = "H") the serial data input (SI) and the serial clock input (SCL) can be received. The serial data is read from the serial data input pin in the rising edge of the serial clocks D7, D6 through D0, in this order. This data is converted to 8 bits parallel data in the rising edge of the eighth serial clock for the processing. The

A0 input is used to determine whether or the serial data input is display data or command data; when A0 = ``H'', the data is display data, and when A0 = ``L'' then the data is command data. The A0 input is read and used for detection every 8th rising edge of the serial clock after the chip becomes active. Figure 1 is a serial interface signal chart.



Figure 1

- \* When the chip is not active, the shift registers and the counter are reset to their initial states.
- \* Reading is not possible while in serial interface mode.
- \* Caution is required on the SCL signal when it comes to line-end reflections and external noise. We recommend that operation be rechecked on the actual equipment.

#### The Chip Select

<u>The ST7522</u> Series chips have two chip select terminals: CS1 and CS2. The <u>MPU</u> interface or the serial interface is enabled only when CS1 = "L" and CS2 = "H".

When the chip select is inactive, D0 to D7 enter a high impedance state, and the A0, RD, and WR inputs are inactive. When the serial interface is selected, the shift register and the counter are reset.

### The Accessing the Display Data RAM and the Internal Registers

Data transfer at a higher speed is ensured since the MPU is required to satisfy the cycle time (tcyc) requirement alone in accessing the ST7522 Series. Wait time may not be considered.

And, in the ST7522 Series chips, each time data is sent from the MPU, a type of pipeline process between LSIs is performed through the bus holder attached to the internal data bus. Internal data bus.

For example, when the MPU writes data to the display data RAM, once the data is stored in the bus holder, then it is written to the display data RAM before the next data write cycle. Moreover, when the MPU reads the display data RAM,

the first data read cycle (dummy) stores the read data in the bus holder, and then the data is read from the bus holder to the system bus at the next data read cycle.

There is a certain restriction in the read sequence of the display data RAM. Please be advised that data of the specified address is not generated by the read instruction issued immediately after the address setup. This data is generated in data read of the second time. Thus, a dummy read is required whenever the address setup or write cycle operation is conducted.

This relationship is shown in Figure 2.





Figure 2

### **Display Data RAM**

The display data RAM is a RAM that stores the dot data for the display. It has a 33 (4 page x 8 bit +1) x 96 bit structure. It is possible to access the desired bit by specifying the page address and the column address.

Because, as is shown in Figure 3, the D7 to D0 display data from the MPU corresponds to the liquid crystal display common direction, there are few constraints at the time of display data transfer when multiple ST7522 series chips are

used, thus and display structures can be created easily and with a high degree of freedom.

Moreover, reading from and writing to the display RAM from the MPU side is performed through the I/O buffer, which is an independent operation from signal reading for the liquid crystal driver. Consequently, even if the display data RAM is accessed asynchronously during liquid crystal display, it will not cause adverse effects on the display (such as flickering).



Display data RAM



Liquid crystal display

Figure 3

## The Page Address Circuit

As shown in Figure 4, page address of the display data RAM is specified through the Page Address Set Command. The page address must be specified again when changing pages to perform access.

Page address 8 (D3, D2, D1, D0 = 1, 0, 0, 0) is the page for the RAM region used only by the indicators, and only display data D0 is used.

### **The Column Addresses**

As is shown in Table 4, the display data RAM column address is specified by the Column Address Set command. The specified column address is incremented (+1) with each display data read/write command. This allows the MPU display data to be accessed continuously. Moreover, the increment of column addresses stops with 83H. Because the column address is independent of the page address, when moving, for example, from page 0 column 83H to page 1

column 00H, it is necessary to respecify both the page address and the column address.

Furthermore, as is shown in Table 4, the ADC command (segment driver direction select command) can be used to reverse the relationship between the display data RAM column address and the segment output. Because of this, the constraints on the IC layout when the LCD module is assembled can be minimized.

Table 4

| SEG Output ADC set | SEG0 |                                            | SEG 95 |
|--------------------|------|--------------------------------------------|--------|
| ADC(D0)=0          | 0    | $\rightarrow$ Column Address $\rightarrow$ | 95     |
| ADC(D0)=1          | 95   | $\leftarrow$ Column Address $\leftarrow$   | 0      |

| Pa | ge A | ddre | ess      |      | 0    | 2    | 7,   | 23   | 4    | 55   | 9    | 7:   | 88   |         | 87    | 88    | 68    | 06    | 91    | 92    | 93    | 94    | 95    | SEG   |
|----|------|------|----------|------|------|------|------|------|------|------|------|------|------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| D3 | D2   | D1   | D0       | Data | SEG0 | SEG1 | SEG2 | SEG3 | SEG4 | SEG5 | SEG6 | SEG7 | SEG8 |         | SEG87 | SEG88 | SEG89 | SEG90 | SEG91 | SEG92 | SEG93 | SEG94 | SEG95 | сом   |
|    |      |      |          | D0   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM0  |
|    |      |      |          | D1   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM1  |
|    |      |      |          | D2   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM2  |
| 0  | 0    | 0    | 0        | D3   |      |      |      |      |      |      |      |      |      | Dogo 0  |       |       |       |       |       |       |       |       |       | СОМЗ  |
| U  | U    | U    | 0        | D4   |      |      |      |      |      |      |      |      |      | Page 0  |       |       |       |       |       |       |       |       |       | COM4  |
|    |      |      |          | D5   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM5  |
|    |      |      |          | D6   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM6  |
|    |      |      |          | D7   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM7  |
|    |      |      |          | D0   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM8  |
|    |      |      |          | D1   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | СОМ9  |
|    |      |      |          | D2   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM10 |
| 0  | 0    | 0    | 1        | D3   |      |      |      |      |      |      |      |      |      | Dogo 1  |       |       |       |       |       |       |       |       |       | COM11 |
| U  | U    | U    | <u>'</u> | D4   |      |      |      |      |      |      |      |      |      | Page 1  |       |       |       |       |       |       |       |       |       | COM12 |
|    |      |      |          | D5   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM13 |
|    |      |      |          | D6   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM14 |
|    |      |      |          | D7   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM15 |
|    |      |      |          | D0   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM16 |
|    |      |      |          | D1   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM17 |
|    |      |      |          | D2   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM18 |
| 0  | 0    | 1    | 0        | D3   |      |      |      |      |      |      |      |      |      | Page 2  |       |       |       |       |       |       |       |       |       | COM19 |
| U  | U    | ' '  | "        | D4   |      |      |      |      |      |      |      |      |      | raye 2  |       |       |       |       |       |       |       |       |       | COM20 |
|    |      |      |          | D5   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM21 |
|    |      |      |          | D6   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM22 |
|    |      |      |          | D7   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM23 |
|    |      |      |          | D0   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM24 |
|    |      |      |          | D1   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM25 |
|    |      |      |          | D2   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM26 |
| 0  | 0    | 1    | 1        | D3   |      |      |      |      |      |      |      |      |      | Page 3  |       |       |       |       |       |       |       |       |       | COM27 |
|    | O    |      |          | D4   |      |      |      |      |      |      |      |      |      | 1 age o |       |       |       |       |       |       |       |       |       | COM28 |
|    |      |      |          | D5   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM29 |
|    |      |      |          | D6   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM30 |
|    |      |      |          | D7   |      |      |      |      |      |      |      |      |      |         |       |       |       |       |       |       |       |       |       | COM31 |
| 1  | 0    | 0    | 0        | D0   |      |      |      |      |      |      |      |      |      | Page 8  |       |       |       |       |       |       |       |       |       | СОМІ  |
| CC | DLUM | IN   | AD       | C=0  | 00   | 10   | 02   | 03   | 90   | 90   | 90   | 20   | 80   |         | 87    | 88    | 68    | 06    | 91    | 92    | 66    | 94    | 96    |       |
|    |      |      | AD       | C=1  | 92   | 94   | 93   | 92   | 91   | 06   | 89   | 88   | 87   |         | 80    | 07    | 90    | 90    | 04    | 03    | 02    | 10    | 00    |       |

Figure 4

## **Common Timing Generator Circuit**

## **Display Data Latch Circuit**

Generates common timing signals and FR frame signals from the CL basic clock. The 1/17 or I/33 duty (for ST7522)can be selected by the Duty Select command. If the I/33 duty is selected for the ST7522, the I/33 and I/ 17 duties are provided by two chips consisting of the master and slave chips in the common multi-chip mode.

This latch stores one line of display data for use by the LCD driver interface circuitry. The output of this latch is controlled by the Display ON/OFF.



## **Display Timing Generator Circuit**

The display timing generator circuit generates the timing signal to the line address circuit and the display data latch circuit using the display clock. The display data is latched into the display data latch circuit synchronized with the display clock, and is output to the data driver output terminal. Reading to the display data liquid crystal driver circuits is completely independent of accesses to the display data RAM by the MPU. Consequently, even if the display data RAM is

accessed asynchronously during liquid crystal display, there is absolutely no adverse effect (such as flickering) on the display.

Moreover, the display timing generator circuit generates the common timing and the liquid crystal alternating current signal (FR) from the display clock. It generates a drive wave form using a 2 frame alternating current drive method, as is shown in Figure 5, for the liquid crystal drive circuit.

### Two-frame alternating current drive waveform



Figure 5

When multiple ST7522 Series chips are used, the slave chip must be supplied the display timing signals (FR, CL) from the master chip.

Table 5 shows the status of the FR and CL signals.

Table 5

| Operating Mode                                                            | FR     | CL     |
|---------------------------------------------------------------------------|--------|--------|
| Master (M/S = "H") The internal oscillator circuit is enabled (CLS = "H") | Output | Output |
| The internal oscillator circuit is disabled (CLS = "L")                   | Output | Input  |
| Slave (M/S = "L") The internal oscillator circuit is enabled (CLS = "H")  | Input  | Input  |
| The internal oscillator circuit is disabled (CLS = "L")                   | Input  | Input  |

## **The Liquid Crystal Driver Circuits**

These are a 113-channel (ST7522), that generate four voltage levels for driving the liquid crystal. The combination of the display data, the COM scan signal, and the FR signal

produces the liquid crystal drive voltage output. Figure 6 shows examples of the SEG and COM output wave form.



Figure 6

### The Power Supply Circuits

The power supply circuits are low-power consumption power supply circuits that generate the voltage levels required for the liquid crystal drivers. They comprise Booster circuits, and voltage follower circuits. They are only enabled in master operation.

The power supply circuits can turn the Booster circuits, and the voltage follower circuits ON or OFF independently

through the use of the Power Control Set command.
Consequently, it is possible to make an external power supply and the internal power supply function somewhat in parallel. Table 6 shows the Power Control Set Command 2-bit data control function,. (if Booster is off, than the external LCD power supply CAP3 must connect to Vss or external power).

Table 6

| Item                                    | Stat | tus |
|-----------------------------------------|------|-----|
| item                                    | "1"  | "0" |
| D2 Booster circuit control bit          | ON   | OFF |
| D0 Voltage follower circuit control bit | ON   | OFF |

The Control Details of Each Bit of the Power Control Set Command

#### The Liquid Crystal Voltage Generator Circuit

The V<sub>5</sub> voltage is produced by a resistive voltage divider within the IC, and can be produced at the V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, and V<sub>4</sub> voltage levels required for liquid crystal driving. Moreover, when the voltage follower changes the impedance, it provides V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub> and V<sub>4</sub> to the liquid crystal drive circuit.

1/6 bias or 1/5 bias for ST7522, can be selected.

#### VDD-V5 maximum voltage is 7V, VDD-Vcap3 maximum voltage is 7V too.

If VDD < 3.5V , it can use the Booster circuit 2x, The booster voltage can follow the spec. condition (VDD-V5  $\leq$  7V max. voltage.) if VDD >3.5V only use the 1X booster circuit, that can ensure the VDD-V5 voltage  $\leq$  7V. If use the VDD voltage 5V and 2X booster , it's over the spec. operation condition, although adjust the contrast control can make the V5 voltage small than 7V , but the Vcap3 booster voltage already over spec 7V. IC can not guarantee normally work in this condition.

To turn on built-in power(booster/follower) must waiting 200mS to display on for booster/follower stable. Therefore, power off must follow "power off sequence" too.



Power on sequence

Power off sequence

### The Reset Circuit

When the RES input comes to the "L" level, these LSIs return to the default state. Their default states are as follows:

- 1. Display OFF
- 2. Static drive is turned OFF.
- 3. ADC select: Normal (ADC command D0 = 0)
- 4. Display all point on is select to normal
- 5. Display normal/reverse is select to normal
- 6. Power control register: (D2, D0) = (0, 0)
- 7. Serial interface internal register data clear
- 8. 1/6 bias is selected
- 9. 1/17 duty is selected.
- 10. Read modify write OFF
- 11. Column address set to Address 0
- 12. Page address set to Page 0
- 13. Start line set to first line
- 14. Electronic contrast register = 35H(max:3FH)
- 15. OSC frequency set = 08H
- 16. Follower input voltage set =02H
- 17. Follower amplified ratio = 06H
- 18. Booster input voltage set = 00H

When the power is turned on, the IC internal state becomes unstable, and it is necessary to initialize it using the RES terminal.

After the initialization, each input terminal should

be controlled normally.

While RES is "L," the oscillator works but the display timing generator stops, and the CL, FR, terminals are fixed to "H." The terminals D0 to D7 are not affected.

## **TABLE OF ST7522 INSTRUCTIONS**

| Instructions                  |    |    | I  | nst | ruct | ion  | СО    | de    |       |       |      | Francis an                                                                    |
|-------------------------------|----|----|----|-----|------|------|-------|-------|-------|-------|------|-------------------------------------------------------------------------------|
| Instructions                  | A0 | RD | WR | D7  | D6   | D5   | D4    | D3    | D2    | D1    | D0   | Function                                                                      |
| Display on/off                | 0  | 1  | 0  | 1   | 0    | 1    | 0     | 1     | 1     | 1     | D    | D=1:Display on<br>D=0:Display off                                             |
| Page address set              | 0  | 1  | 0  | 1   | 0    | 1    | 1     | Pa    | ige a | ıddre | ess  | Set display page                                                              |
| Column address set upper bits | 0  | 1  | 0  | 0   | 0    | 0    | 1     | N     | ЛSВ   | 4 bit | ts   | Set MSB 4 bits of column address                                              |
| Column address set lower bits | 0  | 1  | 0  | 0   | 0    | 0    | 0     | l     | _SB · | 4 bit | s    | Set LSB 4 bits of column address                                              |
| Status read                   | 0  | 0  | 1  | 0   | S    | tatu | s     | 0     | 0     | 0     | 0    | Read status                                                                   |
| Display data write            | 1  | 1  | 0  |     |      | ٧    | Vrite | dat   | а     |       |      | Write display data                                                            |
| Display data read             | 1  | 0  | 1  |     |      | F    | Read  | l dat | а     |       |      | Read display data                                                             |
| Start line set                | 0  | 1  | 0  | 0   | 1    | 0    | Disp  | olay  | start | add   | ress | Determines the RAM display line for COM 0                                     |
| ADC select                    | 0  | 1  | 0  | 1   | 0    | 1    | 0     | 0     | 0     | 0     | Α    | Display RAM and Segment<br>output correspondence<br>A=1:Reverse<br>A=0:Normal |
| Display normal/reverse        | 0  | 1  | 0  | 1   | 0    | 1    | 0     | 0     | 1     | 1     | R    | Set LCD display reverse<br>R=1:Reverse<br>R=0:Normal                          |
| Display all point on/off      | 0  | 1  | 0  | 1   | 0    | 1    | 0     | 0     | 1     | 0     | L    | Set display all point on<br>L=1:All on<br>L=0:Normal                          |
| Read/modify/write             | 0  | 1  | 0  | 1   | 1    | 1    | 0     | 0     | 0     | 0     | 0    | Column address increment<br>Wr:+1 Rd:+0                                       |
| End                           | 0  | 1  | 0  | 1   | 1    | 1    | 0     | 1     | 1     | 1     | 0    | Clear read/modify/write                                                       |
| Duty select                   | 0  | 1  | 0  | 1   | 0    | 1    | 0     | 1     | 0     | 0     | U    | Select LCD duty<br>U=1:1/33 duty<br>U=0:1/17 duty                             |
| LCD bias set                  | 0  | 1  | 0  | 1   | 0    | 1    | 0     | 0     | 0     | 1     | I    | Select LCD bias voltage<br>l=1:1/5 bias<br>l=0:1/6 bias                       |
| Reset                         | 0  | 1  | 0  | 1   | 1    | 1    | 0     | 0     | 0     | 1     | 0    | Internal reset                                                                |
| Power control                 | 0  | 1  | 0  | 0   | 0    | 1    | 0     | 1     | В     | 0     | F    | B=1:Booster on<br>B=0:Booster off<br>F=1:Follower on<br>F=0:Follower off      |

## **TABLE OF ST7522 INSTRUCTIONS(continued)**

| Instructions                   |     | Instruction code                                                          |         |           |                |    |      |           |           |            | Formation  |                                       |  |
|--------------------------------|-----|---------------------------------------------------------------------------|---------|-----------|----------------|----|------|-----------|-----------|------------|------------|---------------------------------------|--|
| Instructions                   | A0  | RD                                                                        | WR      | D7        | D6             | D5 | D4   | D3        | D2        | D1         | D0         | Function                              |  |
| Electronic contrast set        | 0   | 1                                                                         | 0       | 1         | 0              | 0  | 0    | 0         | 0         | 0          | 1          | Set contrast by 64 level              |  |
| 2.00.01.00 00.10.00.00.00.     | Ĭ   |                                                                           | J       | 0         | 0              |    | Elec | ctroni    | c vol     | ume        |            | (V5 fine adjust)                      |  |
| OSC Frequency set              | 0   | 1                                                                         | 0       | 1         | 1              | 1  | 1    | 0         | 0         | 0          | 1          | Internal OSC frequency                |  |
| occinequency con               | ŭ   |                                                                           |         | 0         | 0              | 0  | 0    | josc<br>3 | josc<br>2 | josc<br>1  | josc<br>0  | adjust                                |  |
| Follower input voltage set     | 0   | 1                                                                         | 0       | 1         | 1              | 1  | 1    | 1         | 0         | 0          | 0          | V5 follower input voltage             |  |
| Tollower impact voltage sec    | Ů   |                                                                           | Ů       | 0         | 0              | 0  | 0    | 0         | 0         | jvref<br>1 | jvref<br>0 | select(V5 coarse adjust)              |  |
| Follower amplified ratio       | 0   | 1                                                                         | 0       | 0         | 0              | 1  | 0    | 0         | rarb<br>2 | rarb<br>1  | rarb<br>0  | V5 follower amplified ratio           |  |
| Booster input voltage set      | 0   | 1                                                                         | 0       | 1         | 1              | 1  | 1    | 0         | 0         | 0          | 0          | Booster input voltage                 |  |
| Booster input voltage set      | Ü   |                                                                           | O       | jbst<br>1 | jbst<br>0      | 0  | 0    | 0         | 0         | 0          | 0          | select                                |  |
| Static indicator on/off static | 0   | 1                                                                         | 0       | 1         | 0              | 1  | 0    | 1         | 1         | 0          | S          | S=1:Indicator on<br>S=0:Indicator off |  |
| indicator register set         | 0   | •                                                                         | O       | 0         | 0              | 0  | 0    | S4        | S3        | S2         | S1         | Set the individual indicator on/off   |  |
| Sleep                          | Dis | play                                                                      | off + I |           | ay all<br>mpou |    |      |           | ic ind    | licato     | r off      | Sleep mode                            |  |
| Stand by                       | Dis | Display off + Display all point on + Static indicator on compound command |         |           |                |    |      |           |           |            |            | Stand by mode                         |  |

## **Command Description**

See the Table of ST7522 instructions. The ST7522 series identifies a data bus using a combination of A0 and R/W (RD or WR) signals. As the MPU translates a command in the internal timing only (independent from the external clock), its speed is very high. The busy check is usually not required.

## Display ON/FF

| A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | D  |

This command turns the display on and off.

D=1: Display ON

D=0: Display OFF(default)

### Set Page Address

This command specifies the page address that corresponds to the low address of the display data RAM when it is accessed by the MPU. Any bit of the display data RAM can be accessed when its page address and column address are specified. The display status is not changed even when the page address is changed.

| A0 | RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|---------|----|----|----|----|----|----|----|----|
| 0  | 1  | 0       | 1  | 0  | 1  | 1  | A3 | A2 | A1 | A0 |

This command loads the page address register.

| A3 | A2 | A1 | A0 | Page 0(default) |
|----|----|----|----|-----------------|
| 0  | 0  | 0  | 0  | 0(default)      |
| 0  | 0  | 0  | 1  | 1               |
| 0  | 0  | 1  | 0  | 2               |
| 0  | 0  | 1  | 1  | 3               |
| 1  | 0  | 0  | 0  | 8(Icon)         |

Page mapping see Figure 4.

#### **Set Column Address**

This command specifies a column address of the display data RAM. When the display data RAM is accessed by the MPU continuously, the column address is incremented by I each time it is accessed from the set address. Therefore, the MPU can access to data continuously. The column address stops to be incremented at address 95, and the page address is not changed continuously.

|   | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                |
|---|----|----|----|----|----|----|----|----|----|----|----|----------------|
|   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | A3 | A2 | A1 | A0 | Low column set |
| Г |    |    |    | П  | ı  | ı  | ı  | ı  | ı  | ı  | ı  | 1              |

| A0 |   | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|---------|----|----|----|----|----|----|----|----|
| 0  | 1 | 0       | 0  | 0  | 0  | 1  | A7 | A6 | A5 | A4 |

High column set

This command loads the column address register.

| A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Column Address |
|----|----|----|----|----|----|----|----|----------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0(default)     |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1              |
|    |    |    |    |    |    |    |    |                |
|    |    |    |    |    |    |    |    |                |
|    |    |    |    |    |    |    |    |                |
|    |    |    |    |    |    |    |    | •              |
| 0  | 1  | 0  | 1  | 1  | 1  | 1  | 1  | 95             |

#### **Read Status**

| A0 | RD | —<br>WR | D7 | D6  | D5     | D4    | D3 | D2 | D1 | D0 |
|----|----|---------|----|-----|--------|-------|----|----|----|----|
| 0  | 0  | 1       | 0  | ADC | ON/OFF | RESET | 0  | 0  | 0  | 0  |

Reading the command I/O register (A0=0) yields system status information.

The ADC bit indicates the way column addresses are assigned to segment drivers.

ADC=1: Normal. Column address n = segment driver n. ADC=0: Inverted. Column address 95-n = segment driver n.

The ON/OFF bit indicates the current status of the display.

It is the inverse of the polarity of the display ON/OFF command.

ON/OFF=1: Display OFF ON/OFF=0: Display ON

The RESET bit indicates whether the driver is executing a hardware or software reset or if it is in normal operating mode,

RESET=1: Currently executing reset command.

RESET=0: Normal operation

## ST7522

### Write Display Data

| A0 | RD | —<br>WR | D7 | D6 | D5 | D4    | D3   | D2 | D1 | D0 |
|----|----|---------|----|----|----|-------|------|----|----|----|
| 1  | 1  | 0       |    |    |    | Write | data |    |    |    |

Writes 8-bits of data into the display data RAM, at a location specified by the contents of the column address and page, address registers and then increments the column address register by one.

Read Display Data

| A0 |   | —<br>WR | D7 | D6 | D5 | D4   | D3     | D2 | D1 | D0 |
|----|---|---------|----|----|----|------|--------|----|----|----|
| 1  | 0 | 1       |    |    |    | Read | l data |    |    |    |

Reads 8-bits of data from the data I/O latch, updates the contents of the I/O latch with display data from the display data RAM location specified by the contents of the column address and page address registers and then increments the column address register.

After loading a new address into the column address register one dummy read is required before valid data is obtained.

#### Start line set

| A0 |   | —<br>WR | D7 | D6 | D5 | D4 | D3     | D2          | D1    | D0 |
|----|---|---------|----|----|----|----|--------|-------------|-------|----|
| 0  | 1 | 0       | 0  | 1  | 0  |    | Displa | ay start ad | dress |    |

Loads the RAM line address of the initial display line, COM 0, into the initial display line register. The RAM display data becomes the top line of the LCD screen. It is followed by the higher number lines in ascending order, corresponding to the duty cycle. The screen can be scrolled using this command by incrementing the line address.(default value="00H")

#### Select ADC

| A0 |   | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|---------|----|----|----|----|----|----|----|----|
| 0  | 1 | 0       | 1  | 0  | 1  | 0  | 0  | 0  | 0  | Α  |

The command selects the relationship between display data RAM column addresses and segment drivers.

A=1: SEG0 ← column address 5FH, ... inverted

A=0: SEG0 ← column address 00H, ... normal (default)

This command is provided to reduce restrictions on the placement of driver ICs and routing of traces during printed circuit Board design. See Figure 4 for a table of segments and column addresses for the two values of D.

## Display Normal/Reverse

| A0 |   | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|---------|----|----|----|----|----|----|----|----|
| 0  | 1 | 0       | 1  | 0  | 1  | 0  | 0  | 1  | 1  | R  |

This command can reverse the lit and unlit display without overwriting the contents of the display data RAM(with ICON). When this is done, the display data RAM contents are maintained

R=1: Reverse

R=0: Normal(default)

## Display All Points ON/OFF

| A0 | RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|---------|----|----|----|----|----|----|----|----|
| 0  | 1  | 0       | 1  | 0  | 1  | 0  | 0  | 1  | 0  | L  |

This command makes it possible to force all display points ON regardless of the content of the display data RAM(with ICON). The contents of the display data RAM are maintained when this is done. This command takes priority over the display normal/reverse command.

L=1: All display points ON.

L=0: Normal(default)

Compound command priority follow below table

| _                    | 1                    |                 |                 |
|----------------------|----------------------|-----------------|-----------------|
|                      | Display all point on | Display reverse | Display on      |
| Display on           | All point black      | Display reverse | Display on      |
| Display reverse      | All point white      | Display reverse | Display reverse |
| Display all point on | Display all point on | All point white | All point black |

## > Read-Modify-Write

| A0 |   | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|---------|----|----|----|----|----|----|----|----|
| 0  | 1 | 0       | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  |

This command defeats column address register auto-increment after data reads. The current contents of the column Address register are saved. The mode remains active until an End command is received.

When the End command is entered, the column address is returned to the one used during input of Read-Modify-Write Command. This function can reduce the load of MPU when data change is repeated as a specific display area. \*Any command other than Data Read or Write can be used in the Read-Modify-Write mode. However, the Column Address Set command cannot be used.



#### > End

| _ |    | -  |    |    |    |    |    |    |    |    |    |
|---|----|----|----|----|----|----|----|----|----|----|----|
|   | A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  |

This command cancels read-modify-write mode and restores the contents of the column address register to their value prior to the receipt of the Read-Modify-Write command.



## **ST**7522

Select Duty

| A0 | —<br>RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---------|---------|----|----|----|----|----|----|----|----|
| 0  | 1       | 0       | 1  | 0  | 1  | 0  | 1  | 0  | 0  | U  |

U=1: 1/33 duty cycle (When double chip was be used, then both chip must set duty together )

U=0: 1/17 duty cycle (default)

#### LCD bias set

| A0 |   | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|---------|----|----|----|----|----|----|----|----|
| 0  | 1 | 0       | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 1  |

I=1:1/5 bias

I=0:1/6 bias (default)

### > Reset

| A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |

This command initializes the column address, the page address, the start line, the electric volume, and the static indicator are reset, and the read/modify/write mode are released. There is no impact on the display data RAM. The reset operation is performed after the reset command is entered. Their default states are as follows:

- 1. Column address set to Address 0
- 2. Page address set to Page0
- 3. Start line set to first line
- 4. Electronic contrast register = 35H(max=3FH)
- 5. Static drive is turned OFF
- 6. Read modify write OFF

### > Power control

| A0 |   | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|---------|----|----|----|----|----|----|----|----|
| 0  | 1 | 0       | 0  | 0  | 1  | 0  | 1  | В  | х  | F  |

B=1: set booster circuit on, which makes Vcap3 has 2 time voltage

B=0: set booster circuit off, which make Vcap3 have 1 time voltage only. (default)

F=1: set follower circuit on, the V5 electric volume can adjust by internal follower circuit with command set.

F=0: set follower circuit off, the V1~V5 must connect to external voltage divider and adjust V5 level by external divider. (default)

| В | F | Step- up circuit | Follower circuit | External input voltage                                    |
|---|---|------------------|------------------|-----------------------------------------------------------|
| 0 | 0 | Open             |                  | Vcap3 connect to V5<br>V1~V5 connect to external resistor |
| 0 | 1 | Open             | Used             | Vcap3 connect to external power supply                    |
| 1 | 0 | Used             | Open             | V1~V5 connect to external resistor                        |
| 1 | 1 | Used             | used             | -                                                         |

Booster and follower on/off condition table

### Note:

ensure V5 level stable, that must let |Vcap3-V5| over 0.5V(if panel size over 4.5",the |Vcap3-V5| propose over 0.8V).



(System side) (ST7522 Side)

## > The Electronic Volume (Double Byte Command)

This command makes it possible to adjust the brightness of the liquid crystal display by controlling the liquid crystal drive voltage V5. This command is a two byte command used as a pair with the electronic volume mode set command and the electronic volume register set command, and both commands must be issued one after the other. That command can operate in master chip for master + slave mode.

#### The Electronic Volume Mode Set

When this command is input, the electronic volume register set command becomes enabled. Once the electronic volume mode has been set, no other command except for the electronic volume register command can be used. Once the electronic volume register set command has been used to set data into the register, then the electronic volume mode is released.

| A0 | RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|---------|----|----|----|----|----|----|----|----|
| 0  | 1  | 0       | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

## Electronic Volume Register Set

By using this command to set six bits of data to the electronic volume register, the liquid crystal drive voltage V<sub>5</sub> assumes one of the 64 voltage levels.

When this command is input, the electronic volume mode is released after the electronic volume register has been set.

| A0 | RD | WR | D7 | D6 | D5 | D4 | D3        | D2       | D1 | D0 |
|----|----|----|----|----|----|----|-----------|----------|----|----|
| 0  | 1  | 0  | 0  | 0  |    |    | Electroni | c volume |    |    |

Default value="35H"

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | V5 level |
|----|----|----|----|----|----|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Small    |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |          |
|    |    |    |    |    |    |    |    | •        |
|    |    |    |    |    |    |    |    |          |
|    |    |    |    |    |    |    |    |          |
| 0  | 0  | 1  | 1  | 1  | 1  | 1  | 1  | Large    |

## The Electronic Volume Register Set Sequence



## OSC frequency set(Double Byte Command)

This command is designed for frame frequency adjustment, which can provide about 50% variation of frame frequency to avoid the interference with the frequency of daylight lamp in different countries. This command is a two byte command used as a pair with the OSC frequency mode set command and the OSC frequency register set command, and both commands must be issued one after the other.

## □ The OSC frequency mode set

| A0 | RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|---------|----|----|----|----|----|----|----|----|
| 0  | 1  | 0       | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 1  |

## □ OSC frequency register set

| A0 | —<br>RD | —<br>WR | D7 | D6 | D5 | D4 | D3    | D2    | D1    | D0    |
|----|---------|---------|----|----|----|----|-------|-------|-------|-------|
| 0  | 1       | 0       | 0  | 0  | 0  | 0  | Josc3 | Josc2 | Josc1 | Josc0 |

Default value="08H"

| Josc3 | Josc2 | Josc1    | Josc0 | CL Frequency |
|-------|-------|----------|-------|--------------|
| 0     | 0     | 0        | 0     | Slow         |
| 0     | 0     | 0        | 1     |              |
|       |       | <u>.</u> |       |              |
|       |       |          |       |              |
|       | ,     |          |       |              |
| 1     | 1     | 1        | 1     | Fast         |

Frequency for "OSC frequency set" command





#### Conditions:

- 1. VDD=3.0V
- 2. Use internal OSC circuit

## Follower input voltage set(Double Byte Command)

V5 amplifier input voltage can be set by this command, which provide coarse adjustment only. This command needs to be used with the electric volume control command in order to get correct V5 output. This command is a two byte command used as a pair with the follower input voltage mode set command and the follower input voltage register set command, and both commands must be issued one after the other.

See the power control explanation for details.

## The follower input voltage mode set

| A0 | RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|---------|----|----|----|----|----|----|----|----|
| 0  | 1  | 0       | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  |

## Follower input voltage register set

| A0 | —<br>RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1     | D0     |
|----|---------|---------|----|----|----|----|----|----|--------|--------|
| 0  | 1       | 0       | 0  | 0  | 0  | 0  | 0  | 0  | Jvref1 | Jvref0 |

Default value="02H"

| Jvref1 | Jvref0 | V5 input voltage |
|--------|--------|------------------|
| 0      | 0      | 4/6*VSS          |
| 0      | 1      | 3/6*Vss          |
| 1      | 0      | 2/6*VSS(default) |
| 1      | 1      | 1/6*VSS          |

Follower input voltage parameter

## > Follower amplified ratio

This command sets the V5 voltage internal resistor ratio. that can control V5 level with follower input voltage set command and electric volume command.

See the power control explanation for details.

| A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2    | D1    | D0    |
|----|----|----|----|----|----|----|----|-------|-------|-------|
| 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | RaRb2 | RaRb1 | RaRb0 |

Default value="06H"

| Rarb1 | Rarb0                 | V5 amplified ratio                      |
|-------|-----------------------|-----------------------------------------|
| 0     | 0                     | 2                                       |
| 0     | 1                     | 2.5                                     |
| 1     | 0                     | 3                                       |
| 1     | 1                     | 3.5                                     |
| 0     | 0                     | 4                                       |
| 0     | 1                     | 4.5                                     |
| 1     | 0                     | 5(default)                              |
| 1     | 1                     | 5.5                                     |
|       | 0<br>0<br>1<br>1<br>0 | 0 0 0 0 1 1 0 0 0 0 1 1 0 1 1 0 1 1 1 1 |

Follower amplified ratio parameter

The V5 level be generate by OPAmp with VDD-Vcap3 power supply, so that V5 level must to be smaller than Vcap3 over –0.5V. Fine adjustment must to used EC[5:0] adjust of Electronic contrast set command.

Coarse adjustment must to used jvref[1:0] adjust of Follower input voltage set command.

## For V5 voltage level setup formula:

(follower must on of power control command)
(used follower input voltage set and amplified ratio command)

| Jvref[1,0] | [1,1] | [1,0]             | [0,1] | [0,0] |
|------------|-------|-------------------|-------|-------|
| Rvref      | 200K  | 400K<br>(default) | 600K  | 800K  |

=C

[3FH-EC volume] x 20K $\Omega$ =REC

$$[\frac{\text{Rvref}}{1\text{M+Rec}}] \times (\text{Vss-V}_{DD)} = \text{V}_{ref}$$

| Rarb2 | Rarb1 | Rarb0 | V5 amplified ratio |
|-------|-------|-------|--------------------|
| 0     | 0     | 0     | 2                  |
| 0     | 0     | 1     | 2.5                |
| 0     | 1     | 0     | 3                  |
| 0     | 1     | 1     | 3.5                |
| 1     | 0     | 0     | 4                  |
| 1     | 0     | 1     | 4.5                |
| 1     | 1     | 0     | 5(default)         |
| 1     | 1     | 1     | 5.5                |

[ Rvref 1M+Rec ] x V5 amp ratio x (Vss-Vdd) = V5(±5% range)

The value of Vref is not allowed to be lower than 1.2V within the contrast adjustment range.

Reference voltage jvref[1:0] V5

Electric volumn EC[5:0] (power control command)



#### Test condition:

- 1. VDD=3.0V
- 2. Booster/Follower=Default set
- 3. Bias=1/6
- Only master chip

## Booster input voltage set (Double Byte Command)

This command is designed to select different level of the input voltage to booster. In 5V application system, it's better to reduce the input voltage of booster to make sure that the output voltage of booster will not be over the specification range of VDD-Vcap3. This command is a two byte command used as a pair with the booster input voltage mode set command and the booster input voltage register set command, and both commands must be issued one after the other. See the power control explanation for details.

### The booster input voltage mode set

| A0 |   | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|----|----|----|----|----|----|----|----|----|
| 0  | 1 | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0  |

## Booster input voltage register set.

| A0 |   | —<br>WR | D7    | D6    | D5 | D4 | D3 | D2 | D1 | D0 |
|----|---|---------|-------|-------|----|----|----|----|----|----|
| 0  | 1 | 0       | Jbst1 | Jbst0 | 0  | 0  | 0  | 0  | 0  | 0  |

Default value="00H"

| Jbst1 | Jbst0 | Vss2           |
|-------|-------|----------------|
| 0     | 0     | 1*VSS(default) |
| 0     | 1     | 4/5*VSS        |
| 1     | 0     | 3/5*VSS        |
| 1     | 1     | 2/5*VSS        |

Booster input voltage parameter

## For Vcap3 voltage level setup formula:

(booster must on of power control command) (used booster input voltage set command)





Operating voltage range of Vss and Vcap3 system



### Reference circuit examples:

When used 2x step-up voltage circuit, the "Power control" command must set to 2DH and adjust "Booster input voltage set" command of Vcap3' s full range.

When used 1x step-up voltage circuit, the "Power control" command must set to 29H; the "Booster input voltage set" command is not action at this operation.







2x step-up voltage circuit (Power control=2DH)



1x step-up voltage circuit (Power control=29H)

## Static Indicator (Double Byte Command)

This command controls the static drive system indicator display. The static indicator display is controlled by this command only, and is independent of other display control commands.

This is used when one of the static indicator liquid crystal drive electrodes is connected to the COMS terminal, and the other is connected to the S1~S4 terminal. A different pattern is recommended for the static indicator electrodes than for the dynamic drive electrodes. If the pattern is too close, it can result in deterioration of the liquid crystal and of the electrodes.

The static indicator ON command is a double byte command paired with the static indicator register set command, and thus one must execute one after the other. (The static indicator OFF command is a single byte command.)

#### Static Indicator ON/OFF

When the static indicator ON command is entered, the static indicator register set command is enabled. Once the static indicator ON command has been entered, no other command aside from the static indicator register set command can be used. This mode is cleared when data is set in the register by the static indicator register set command.

| A0 | RD | —<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|---------|----|----|----|----|----|----|----|----|
| 0  | 1  | 0       | 1  | 0  | 1  | 0  | 1  | 1  | 0  | S  |

S=1: Indicator on

S=0: Indicator off (default)

## □ Static Indicator Register Set

This command sets four bits of data into the static indicator register, and is used to set the static indicator into a on/off mode

| A0 | RD | WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|----|----|----|
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | S1 | S2 | S3 | S4 |

the command selection the S1-S4 static indicator on or off.

Sn=1: Sn -> on

Sn=0: Sn -> Off(default)

### **Static Indicator Register Set Sequence**



### Power Save (Compound Command)

When the display all points ON is performed while the display is in the OFF mode, the power saver mode is entered, thus greatly reducing power consumption.

The power saver mode has two different modes: the sleep mode and the standby mode. When all static indicator is OFF, it is the sleep mode that is entered. When the static indicator is ON, it is the standby mode that is entered.

In the sleep mode and in the standby mode, the display data is saved as is the operating mode that was ineffect before the power saver mode was initiated, and the MPU is still able to access the display data RAM.



### □ Sleep Mode

This stops all operations in the LCD display system, and as long as there are no accesses from the MPU, the consumption current is reduced to a value near the static current. The internal modes during sleep mode are as follows:

- 1. The oscillator circuit and the LCD power supply circuit are halted.
- 2. All liquid crystal drive circuits are halted, and the segment and common drive outputs output a VDD level.

#### □ Standby Mode

The duty LCD display system operations are halted and only the static drive system for the indicator continues to operate, providing the minimum required consumption current for the static drive. The internal modes are in the following states during standby mode.

- 1. The LCD power supply circuits are halted. The oscillator circuit continues to operate.
- 2. The duty drive system liquid crystal drive circuits are halted and the segment and common driver outputs output a VDD level.
- \* When the master is turned on, the oscillator circuit is operable immediately after the powering on.
- \* When the master/slave mode, into Sleep or Standby mode have to at same time.

## **Software Example**

#### Condition:

- 1. VDD=5.0V
- 2. Use Winbond W78E52-40 at 16MHz crystal(compatible intel 8051 MPU)
- 3. Use Mater and Slave mode(ST7522D x 2)
- 4. |VCAP3|=(5x2)x3/5=6V
- 5.  $|V5|=[600K\Omega/(1M\Omega+200K\Omega)]x2x5=5V$

| -D4         |              |                       |                                                     |
|-------------|--------------|-----------------------|-----------------------------------------------------|
| Reset       | CLR          | RES                   | ;Reset ST7522D(Master & Slave)                      |
|             | CALL         | DELAY                 | ;                                                   |
|             | SETB<br>CALL | RES<br>DELAY          |                                                     |
|             |              |                       | ,                                                   |
| Initial LCD | CLR          | CS1                   | ;Enable chip 1(low active)                          |
|             | CLR          | CS2                   | ;Enable chip 2(low active)                          |
|             | MOV          | A,#11110001B          | ;OSC frequency set                                  |
|             | CALL<br>MOV  | WRINS<br>A,#10001000B | ;<br>;Frame about 80.6Hz/OSC frequency about 2.6KHz |
|             | CALL         | WRINS                 | ;                                                   |
|             | MOV          | A,#11111000B          | ;Follower input voltage set                         |
|             | CALL<br>MOV  | WRINS<br>A,#0000001B  | ;<br>;V5 input voltage=3/6*VSS                      |
|             | CALL         | WRINS                 | ;                                                   |
|             | MOV          | A,#00100000B          | ;Follower amplified ratio                           |
|             | CALL         | WRINS                 | ;Ratio=2                                            |
|             | MOV          | A,#11110000B          | ;Booster input voltage set                          |
|             | CALL<br>MOV  | WRINS<br>A,#10000000B | ;<br>:VSS2=3/5 *VSS                                 |
|             | CALL         | WRINS                 | ; v332-3/3 v33                                      |
|             | MOV          | A,#00101111B          | ;Power control                                      |
|             | CALL         | WRINS                 | ;                                                   |
|             | MOV          | A,#10101001B          | ;Duty select                                        |
|             | CALL         | WRINS                 | ;                                                   |
|             | MOV          | A,#10100010B          | ;LCD bias set                                       |
|             | CALL         | WRINS                 | ;                                                   |
|             | MOV          | A,#10000001B          | ;Electronic contrast set                            |
|             | CALL         | WRINS                 | ;<br>Contract register=25H                          |
|             | MOV<br>CALL  | A,#00110101B<br>WRINS | ;Contrast register=35H<br>;                         |
|             | CALL         | DELAY200mS            | ;Delay 200mS for booster & follower stable          |
|             | MOV          | A,#10101111B          | ;Display on                                         |
|             | CALL         | WRINS                 | ;                                                   |
|             |              | •                     |                                                     |
|             |              | •                     |                                                     |

## **ABSOLUTE MAXIMUM RATINGS**

| Characteristics       | Symbol | Value           | Unit |
|-----------------------|--------|-----------------|------|
| Power supply voltage  | VDD    | -0.3 to +7.0    | V    |
| LCD driver voltage    | Vcap3  | -7.0 to +0.3    | V    |
| Input voltage         | Vin    | -0.3 to VDD+0.3 | V    |
| Operating temperature | ТА     | -40 to +85      | °C   |
| Storage temperature   | Тѕто   | -55 to +125     | °C   |

## **DC CHARACTERISTICS**

Unless otherwise specified, Vss = 0 V, VDD = 3.0 V

| 14                                                  | om                                     | Symbol          | Condition                                     | 3111000        | Rating |                        | Unit  | Applicable      |
|-----------------------------------------------------|----------------------------------------|-----------------|-----------------------------------------------|----------------|--------|------------------------|-------|-----------------|
| II                                                  | em                                     | Symbol          | Condition                                     | Min.           | Тур.   | Max.                   | Unit  | Pin             |
| Operation                                           | ng Voltage                             | g Voltage VDD - |                                               | 2.7            | 3.0    | 5.5                    | V     | VDD*1           |
| Step up output voltage                              |                                        | Vcap3           | (Relative to VDD)                             | -7             | -      | -3.5                   | V     | CAP3            |
| Voltage follower circuit operating Voltage          |                                        | V5              | (Relative to VDD)                             | -7             | -      | -3.5                   | V     | V5              |
| V5 accuracy                                         |                                        | V5              | -                                             | -7             | -      | 7                      | %     | V5              |
| High-level Input Voltage<br>Low-level Input Voltage |                                        | VIHC<br>VILC    | -                                             | 0.7 VDD<br>Vss | -      | V <sub>DD</sub><br>0.9 | V     | *2              |
| High-level (<br>Low-level C                         | Output Voltage<br>Output Voltage       | Vohc<br>Volc    | IOH = -0.5 mA<br>IOL = 0.5 mA                 | 0.8VDD<br>Vss  | -      | VDD<br>0.2 VDD         | V     | *3              |
| Input leak                                          | kage current                           | lμ              | Vin = VDD or Vss                              | -1             | -      | 2                      | uA    | *4              |
| Output lea                                          | akage current                          | llo             | -                                             | -1             |        | 1                      | uA    | *5              |
|                                                     | Liquid Crystal Driver ON<br>Resistance |                 | Ta = 25°C<br>(Relative<br>To VDD) V5 = -6.0 V | -              | 1.6    | 2.0                    | ΚΩ    | SEGn<br>COMn *6 |
| Oscillator                                          | Internal Oscillator                    | fosc            | Ta = 25°C                                     | 2              | -      | 3                      | kHz   | CL              |
| Frequency                                           | External Input<br>RECOMMAND            | fcL             | 1/33Duty                                      | 2              | -      | 3.5                    | NI IZ | OL .            |

• Dynamic Consumption Current, During Display, with the Internal Power Supply OFF Current consumed by total ICs when an external power supply is used.

#### **Display Pattern OFF**

Ta = 25°C Vcap3=-6V

| Item   | Symbol   | Condition               |      | Rating |        | Unit    | Notes |
|--------|----------|-------------------------|------|--------|--------|---------|-------|
| iteiii | Syllibol | Condition               | Min. | Тур.   | Max.   | Offic   |       |
| ST7522 | l IDD    | VDD=3.0 V, VDD-V5=-5.0V | -    | 10     | 15 μ A |         | *7    |
|        |          | VDD=5.0 V, VDD-V5=-5.0V | -    | 35     | 45     | $\mu$ A | ,     |

#### **Display Pattern Checker**

Ta = 25°C Vcap3=-6V

| Item   | Symbol   | Condition               |      | Rating | Unit | Notes           |       |
|--------|----------|-------------------------|------|--------|------|-----------------|-------|
|        | Syllibol | Condition               | Min. | Тур.   | Max. | Ullit           | Notes |
| ST7522 | Inn      | VDD=3.0 V, VDD-V5=-5.0V | -    | 15     | 20   | μΑ              | *7    |
|        | IDD      | VDD=5.0 V, VDD-V5=-5.0V | -    | 40     | 50   | $\mu$ $\Lambda$ | 1     |

• Dynamic Consumption Current, During Display, with the Internal Power Supply ON

#### **Display Pattern OFF**

 $Ta = 25^{\circ}C Vcap3=-6V$ 

| Item   | Symbol   | Condition               |      | Rating | Unit | Notes           |       |
|--------|----------|-------------------------|------|--------|------|-----------------|-------|
| item   | Syllibol | Condition               | Min. | Тур.   | Max. | Ollit           | Notes |
| ST7522 | ldd      | VDD=3.0 V, VDD-V5=-5.0V | -    | 60     | 70   | 70 "A           |       |
|        |          | VDD=5.0 V, VDD-V5=-5.0V | -    | 120    | 130  | $\mu$ $\Lambda$ | 1     |

#### **Display Pattern Checker**

Ta = 25°C Vcap3=-6V

| Item   | Symbol   | Condition               |      | Rating | Unit | Notes |       |
|--------|----------|-------------------------|------|--------|------|-------|-------|
| iteiii | Syllibol | Condition               | Min. | Тур.   | Max. | Offic | Notes |
| ST7522 | l Idd    | VDD=3.0 V, VDD-V5=-5.0V | -    | 65     | 80   | μΑ    | *7    |
|        |          | VDD=5.0 V, VDD-V5=-5.0V | -    | 130    | 150  | μΑ    | 1     |

• Consumption Current at Time of Power Saver Mode, VSS = 0 V, VDD = 3.0 V ± 10%

Ta = 25°C

| Item         | Symbol   | Condition |      | Rating | Unit | Notes            |       |
|--------------|----------|-----------|------|--------|------|------------------|-------|
| item         | Syllibol | Condition | Min. | Тур.   | Max. | Offic            | Notes |
| Sleep mode   | IDD      | =         | -    | 5      | 10   | ,, Λ             |       |
| Standby Mode | IDD      | -         | -    | 10     | 15   | $\mu \mathbf{A}$ | -     |

#### References for items market with \*

- \*1 While a broad range of operating voltages is guaranteed, performance cannot be guaranteed if there are sudden fluctuations to the voltage while the MPU is being accessed.
- \*2 The A0, D0 to D5, D6 (SCL), D7 (SI), RD (E), WR (R/W), CS1, CS2, CLS, CL, FR, M/S, C86, P/S, and RES terminals.
- \*3 The D0 to D7, FR and CL terminals.
- \*4 The A0, RD (E), WR (R/W), CS1, CS2, CLS, M/S, C86, P/S, and RES terminals.
- \*5 Applies when the D0 to D5, D6 (SCL), D7 (SI), CL, and FR terminals are in a high impedance state.
- \*6 These are the resistance values for when a 0.1 V voltage is applied between the output terminal SEGn or COMn and the various power supply terminals (V1, V2, V3, and V4). These are specified for the operating voltage (3) range. RoN = 0.1 V /∆I (Where ∆I is the current that flows when 0.1 V is applied while the power supply is ON.)
- \*7 It indicates the current consumed on ICs alone when the internal oscillator circuit and display are turned on. Does not include the current due to the LCD panel capacity and wiring capacity.

  Applicable only when there is no access from the MPU.

## **TIMING CHARACTERISTICS**

## **68 Interface**



 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

| Item                |       | Signal   | Symbol           | Condition    | VDD=2.7 to 4.5V<br>Rating |      | VDD=4.5 to 5.5V<br>Rating |      | Units |
|---------------------|-------|----------|------------------|--------------|---------------------------|------|---------------------------|------|-------|
|                     |       | 3.3      | <b>,</b>         |              | Min.                      | Max. | Min.                      | Max. |       |
| Address hold time   |       | A0       | tah6             | _            | 10                        | _    | 10                        | _    | ns    |
| Address setup time  |       | A0       | taw6             |              | 25                        | _    | 10                        | _    | 115   |
| System cycle time   |       | A0       | tcyc6            | _            | 4400                      | _    | 3500                      | _    | ns    |
| Data setup time     |       | D0 to D7 | tos6             |              | 25                        | _    | 25                        | _    | no    |
| Data hold time      |       | D0 to D7 | t <sub>DH6</sub> | _            | 10                        | _    | 10                        | _    | ns    |
| Access time         |       | D0 to D7 | tacc6            | O: - 400 = F | _                         | 90   | _                         | 60   |       |
| Output disable time |       | D0 to D7 | <b>t</b> OH6     | CL = 100 pF  | _                         | 1100 | _                         | 1100 | ns    |
| Enable H pulse time | Read  | Е        | <b>t</b> EWHR    |              | 260                       | _    | 160                       | _    | 20    |
| Enable H pulse time | Write |          | tewnw            | _            | 260                       | _    | 160                       | _    | ns    |
| Enable I pulse time | Read  | Е        | tewlr            | _            | 200                       | _    | 140                       | _    | - ns  |
| Enable L pulse time | Write |          | E tewlw          |              | 2300                      | _    | 1200                      | _    |       |

<sup>\*1</sup> All timing is specified using 20% and 80% of VDD as the  $\underline{ref} erence.$ 

 $<sup>^{*}2</sup>$  tewlw and tewlr are specified as the overlap between CS1 being "L" (CS2 = "H") and E.

## 80 Interface



 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

| Item                       | Signal   | Symbol        | Condition   | VDD=2.7 to 4.5V<br>Rating |      | VDD=4.5 to 5.5V<br>Rating |      | Units |  |
|----------------------------|----------|---------------|-------------|---------------------------|------|---------------------------|------|-------|--|
|                            | 9        | <b>,</b>      |             | Min.                      | Max. | Min.                      | Max. |       |  |
| Address hold time          | A0       | <b>t</b> AH8  |             | 10                        | _    | 10                        | _    | ns    |  |
| Address setup time         | 710      | taw8          |             | 10                        | _    | 10                        | _    | 113   |  |
| System cycle time          | A0       | tcyc8         | _           | 3400                      | _    | 1300                      | _    | ns    |  |
| Control L pulse width (WR) | WR       | tccLw         |             | 350                       | _    | 160                       | _    |       |  |
| Control L pulse width (RD) | RD       | tcclr         |             | 530                       | _    | 200                       |      | ns    |  |
| Control H pulse width (WR) | WR       | tсснw         | _           | 1100                      | _    | 1100                      |      | 115   |  |
| Control H pulse width (RD) | RD       | <b>t</b> cchr |             | 730                       | _    | 530                       | _    |       |  |
| Data setup time            | D0 to D7 | tDS8          |             | 25                        | _    | 10                        | _    | ns    |  |
| Address hold time          | לם טו טם | tDH8          | _           | 10                        | _    | 10                        | _    | 115   |  |
| RDaccess time              | D0 to D7 | tacc8         | CL = 100 pF | _                         | 70   | _                         | 70   | ns    |  |
| Output disable time        | וט ט ט ט | <b>t</b> он8  | OL - 100 pr | _                         | 1200 | _                         | 1100 | 115   |  |

<sup>\*1</sup> All timing is specified using 20% and 80% of VDD as the reference.

<sup>\*2</sup> tccLw and tccLR are specified as the overlap between CS1 being "L" (CS2 = "H") and WR and RD being at the "L" level.

## **Serial Interface**



 $(Ta = -40 \text{ to } 85^{\circ}C)$ 

| Item                | Signal  | Symbol       | Condition | VDD=2.7 to 4.5V<br>Rating |      | VDD=4.5 to 5.5V<br>Rating |      | Units                                 |  |
|---------------------|---------|--------------|-----------|---------------------------|------|---------------------------|------|---------------------------------------|--|
|                     | Oigilai | Cymbo.       |           | Min.                      | Max. | Min.                      | Max. | • • • • • • • • • • • • • • • • • • • |  |
| Serial Clock Period |         | tscyc        |           | 500                       | _    | 400                       | _    | ns                                    |  |
| SCL "H" pulse width | SCL     | <b>t</b> shw | _         | 100                       | _    | 300                       | _    |                                       |  |
| SCL "L" pulse width |         | <b>t</b> sLW |           | 200                       | _    | 120                       | _    |                                       |  |
| Address setup time  | 4.0     | tsas         | _         | 0                         | _    | 0                         | _    | no                                    |  |
| Address hold time   | A0      | <b>t</b> sah |           | 100                       | _    | 100                       | _    | ns                                    |  |
| Data setup time     | SI      | tsps         |           | 0                         | _    | 0                         | _    | nc                                    |  |
| Data hold time      | 31      | tsрн         |           | 120                       | _    | 100                       | _    | ns                                    |  |
| CS-SCL time         | CC      | tcss         |           | 60                        | _    | 40                        | _    |                                       |  |
|                     | CS      | tсsн         | _         | 2200                      | _    | 1000                      | _    | ns                                    |  |

 $<sup>^{\</sup>ast}1$  All timing is specified using 20% and 80% of VDD as the standard.

## **Reset Timing**



Figure 41

Table 36

| Item                  | Signal Symbol |          | Condition |      | Units |      |         |  |
|-----------------------|---------------|----------|-----------|------|-------|------|---------|--|
| item                  | Sigilal       | Syllibol | Condition | Min. | Тур.  | Max. | Ullits  |  |
| Reset time            | _             | tr       | _         | _    | 1     | 100  | $\mu$ s |  |
| Reset "L" pulse width | RES           | trw      | _         | 0.2  | 1     | _    | μs      |  |

<sup>\*1</sup> When double chip was be used, then the duty set command must be set between the  $t_{\rm R}$ 

## I/O PAD CONFIGURATION





I/O PAD:D0,D1,D2,D3,D4,D5

I/O PAD:D6,D7,FR,CL



Input PAD: RES,P/S,/CS1,CS2,CLS, E(/RD),R/W(/WR),A0,C86,M/S D0~D5 into pull up mode when P/S set to VSS(Serial interface), but P/S set to VDD(Parallel interface), D0~D5 will be without pull up MOS connected.

## THE MPU INTERFACE (REFERENCE EXAMPLES)

The ST7522 Series can be connected to either 80x86 Series MPUs or to 68000 Series MPUs. Moreover, using the serial interface it is possible to operate the ST7522 series chips with fewer signal lines.

The display area can be enlarged by using multiple ST7522 Series chips. When this is done, the chip select signal can be used to select the individual ICs to access.

(1) 8080 Series MPUs



#### (2) 6800 Series MPUs



#### (3) Using the Serial Interface



## APPLICATION (Master & Slave Mode)

- 2 time booster
- internal follower
- 2. 3. internal OSC frequency



## **ST7522**

## **APPLICATION(Only use master mode)**

## Resemble ST7066U+ST7065C (2 line x 16 word with 14 pin assign application)

#### condition:

- 68 interface
- 2. 2 time booster
- 3. internal follower
- 4. internal OSC frequency

